< retour aux publications

An efficient methodology and semi automated flow for design and validation of complex digital signal processing ASICS macro cells

Auteur(s) : L. Tambour, N.-E. Zergainoh, P. Urard, H. Michel, A. A. Jerraya

Doc. Source: 14th IEEE International Workshop on Rapid Systems Prototyping (RSP'03)

Publisher : IEEE

Pages : 56-63

Doi : 10.1109/IWRSP.2003.1207030

We present a methodology and design flow for signal processing application specific integrated circuit macro-cells. The key features of the methodology are the mastering the complexity of design, the increasing of reuse factor and the early error detection. It takes advantages of a derivative designs, a signal processing modularity, generic modeling and combines both levels of abstraction, in order to produce an efficient architecture. The flow includes a fast verification platform that drives both algorithm and architecture validation in an efficient way. We illustrate the effectiveness of the proposed methodology by a significant industrial application. Experimental design results indicate strong advantages of the proposed schemes.