< retour aux publications

Multilevel Communication Modeling for Multiprocessor System-on-Chip

Auteur(s) : K. Popovici, A. A. Jerraya

Doc. Source: International Symposium on VLSI Design Automation and Test (VLSI-DAT’08)

Publisher : IEEE

Pages : 136-139

The high complexity of current Multi-Processor System on Chip (MPSoC) impels the designers to model and simulate the system components and their interaction in the early design stages. High level modeling usually requires less modeling effort and executes faster. In this paper we propose high level communication models that allow early MPSoC design, performance estimation and evaluation of the application?s communication requirements. We applied the proposed modeling methods to analyze the impact on performance for different communication architectures for the H.264 Encoder running on a complex MPSoC platform.